Async/Page/Burst CellularRAM® 1.5 Memory
MT45W4MW16BCGB

Features
- Single device supports asynchronous, page, and burst operations
- Vcc, VccQ voltages:
  - 1.7–1.95V Vcc
  - 1.7–3.3V VccQ
- Random access time: 70ns
- Burst mode READ and WRITE access
  - 4, 8, 16, or 32 words or continuous burst
  - Burst wrap or sequential
  - MAX clock rate: 133 MHz (tCLK = 7.5ns)
  - Burst initial latency: 37.5ns (5 clocks) at 133 MHz
  - tACLK: 5.5ns at 133 MHz
- Page mode read access
  - 16-word page size
  - Interpage read access: 70ns
  - Intrapage read access: 20ns
- Low power consumption
  - Asynchronous READ: <25mA
  - Intrapage READ: <15mA
  - Initial access, burst READ: <45mA
  - Continuous burst READ: <40mA
  - Standby: <50μA (TYP at 25°C)
  - Deep power-down (DPD): <3μA (TYP)
- Low-power features
  - On-chip temperature-compensated refresh (TCR)
  - Partial-array refresh (PAR)
  - DPD mode

Options
- Configuration: MT45W4MW16BC
  4 Meg x 16
- VCC core voltage supply: 1.7–1.95V
- VCCQ I/O voltage supply: 1.7–3.3V
- Package
  54-ball VFBGA (“green”)
- Access time
  70ns
- Frequency: 133 MHz
  104 MHz
  80 MHz

Options (continued)
- Standby power at 85°C
  - Standard: 140μA (MAX)
  - Low power: 120μA (MAX)
- Operating temperature range
  - Wireless (−30°C to +85°C)
  - Industrial (−40°C to +85°C)

Designator
- MT45W4MW16BC
- None
- L
- WT
- IT

Part Number Example
MT45W4MW16BCGB-701LWT
Table of Contents

Features ................................................................. 1
General Description .................................................. 5
Part-Numbering Information .......................................... 10
  Valid Part Number Combinations .................................. 10
  Device Marking ...................................................... 10
Functional Description ............................................... 11
  Power-Up Initialization ............................................ 11
Bus Operating Modes ................................................ 11
  Asynchronous Mode ................................................. 11
  Page Mode READ Operation ....................................... 13
  Burst Mode Operation .............................................. 13
  Mixed-Mode Operation ............................................ 15
  WAIT Operation ................................................... 15
  LB#/UB# Operation ................................................ 16
Low-Power Operation ................................................ 18
  Standby Mode Operation ......................................... 18
  Temperature-Compensated Refresh ............................... 18
  Partial-Array Refresh ............................................ 18
  Deep Power-Down Operation ................................. 18
Registers .............................................................. 18
  Access Using CRE ................................................ 19
  Software Access .................................................. 23
  Bus Configuration Register .................................... 25
    Burst Wrap (BCR[3]) Default = No Wrap .................... 26
    Drive Strength (BCR[5:4]) Default = Outputs Use Half-Drive Strength . 27
    WAIT Configuration (BCR[8]) Default = WAIT Transitions One Clock Before Data Valid/Invalid . 27
    WAIT Polarity (BCR[10]) Default = WAIT Active HIGH . 27
    Latency Counter (BCR[13:11]) Default = Three Clock Latency . 28
    Initial Access Latency (BCR[14]) Default = Variable . 28
    Operating Mode (BCR[15]) Default = Asynchronous Operation . 28
  Refresh Configuration Register ................................ 31
    Partial-Array Refresh (RCR[2:0]) Default = Full Array Refresh . 31
    Deep Power-Down (RCR[4]) Default = DPD Disabled . 32
    Page Mode Operation (RCR[7]) Default = Disabled . 32
    Device Identification Register ............................... 33
Electrical Characteristics .......................................... 34
Timing Requirements ................................................ 38
Timing Diagrams ..................................................... 42
Package Information ................................................ 69
List of Figures

Figure 1: 54-Ball VFBGA Ball Assignment .................................................. 1
Figure 2: Functional Block Diagram - 4 Meg x 16 ......................................... 6
Figure 3: Part Number Chart ................................................................. 10
Figure 4: Power-Up Initialization Timing .................................................... 11
Figure 5: READ Operation (ADV# LOW) ................................................... 12
Figure 6: WRITE Operation (ADV# LOW) .................................................. 12
Figure 7: Page Mode READ Operation (ADV# LOW) ..................................... 13
Figure 8: Burst Mode READ (4-Word Burst) .............................................. 14
Figure 9: Burst Mode WRITE (4-Word Burst) ............................................. 15
Figure 10: Wired-OR WAIT Configuration .................................................. 16
Figure 11: Refresh Collision During Variable-Latency READ Operation ........... 17
Figure 12: Configuration Register WRITE, Asynchronous Mode Followed by READ ARRAY ......................................................... 19
Figure 13: Configuration Register WRITE, Synchronous Mode Followed by READ ARRAY Operation ..................................................... 20
Figure 14: Register READ, Asynchronous Mode Followed by READ ARRAY Operation ......................................................... 21
Figure 15: Register READ, Synchronous Mode Followed by READ ARRAY Operation ......................................................... 22
Figure 16: Load Configuration Register ...................................................... 23
Figure 17: Read Configuration Register ...................................................... 24
Figure 18: Bus Configuration Register Definition ......................................... 25
Figure 19: WAIT Configuration (BCR[8] = 0) ............................................. 27
Figure 20: WAIT Configuration (BCR[8] = 1) ............................................. 28
Figure 21: WAIT Configuration During Burst Operation ................................ 28
Figure 22: Latency Counter (Variable Initial Latency, No Refresh Collision) ....... 29
Figure 23: Latency Counter (Fixed Latency) ................................................ 30
Figure 24: Refresh Configuration Register Mapping ..................................... 31
Figure 25: Typical Refresh Current vs. Temperature (ITCR) ......................... 36
Figure 26: AC Input/Output Reference Waveform ....................................... 37
Figure 27: AC Output Load Circuit ........................................................... 37
Figure 28: Initialization Period ............................................................... 42
Figure 29: DPD Entry and Exit Timing ....................................................... 42
Figure 30: Asynchronous READ ............................................................. 43
Figure 31: Asynchronous READ Using ADV# .......................................... 44
Figure 32: Page Mode READ ................................................................. 45
Figure 33: Single-Access Burst READ Operation - Variable Latency ............. 46
Figure 34: 4-Word Burst READ Operation - Variable Latency ....................... 47
Figure 35: Single-Access Burst READ Operation - Fixed Latency .................... 48
Figure 36: 4-Word Burst READ Operation - Fixed Latency ......................... 49
Figure 37: READ Burst Suspend ............................................................. 50
Figure 38: Burst READ at End-of-Row (Wrap Off) ...................................... 51
Figure 39: CE# Controlled Asynchronous WRITE ...................................... 52
Figure 40: LB#/UB# Controlled Asynchronous WRITE .................................. 53
Figure 41: WE# Controlled Asynchronous WRITE ...................................... 54
Figure 42: WE# Controlled Asynchronous WRITE Using ADV# ...................... 55
Figure 43: Burst WRITE Operation - Variable Latency Mode ......................... 56
Figure 44: Burst WRITE Operation - Fixed Latency Mode ............................ 57
Figure 45: Burst WRITE at End of Row (Wrap Off) ..................................... 58
Figure 46: Burst WRITE Followed by Burst READ ...................................... 59
Figure 47: Burst READ Interrupted by Burst READ or WRITE ....................... 60
Figure 48: Burst WRITE Interrupted by Burst WRITE or READ - Variable Latency Mode ......................................................... 61
Figure 49: Burst WRITE Interrupted by Burst WRITE or READ - Fixed Latency Mode ......................................................... 62
Figure 50: Asynchronous WRITE Followed by Burst READ ......................... 63
Figure 51: Asynchronous WRITE (ADV# LOW) Followed by Burst READ ........ 64
Figure 52: Burst READ Followed by Asynchronous WRITE (WE# Controlled) ........ 65
Figure 53: Burst READ Followed by Asynchronous WRITE Using ADV# ............. 66
Figure 54: Asynchronous WRITE Followed by Asynchronous READ – ADV# LOW ......................................................... 67
Figure 55: 54-Ball VFBGA ................................................................. 69
List of Tables

Table 1: VFBGA Ball Descriptions ................................................................. 7
Table 2: Bus Operations – Asynchronous Mode (BCR[15] =1; Default) .................... 8
Table 3: Bus Operations – Burst Mode (BCR[15] =0) ..................................... 9
Table 4: Sequence and Burst Length ................................................................ 26
Table 5: Drive Strength ................................................................................. 27
Table 6: Variable Latency Configuration Codes (BCR [14] =0) .......................... 29
Table 7: Fixed Latency Configuration Codes (BCR[14] =1) ............................... 30
Table 8: 64Mb Address Patterns for PAR (RCR[4] =1) ................................. 32
Table 9: Device Identification Register Mapping ............................................ 33
Table 10: Absolute Maximum Ratings .......................................................... 34
Table 11: Electrical Characteristics ............................................................... 35
Table 12: Operating Conditions ..................................................................... 35
Table 13: Partial-Array Refresh Specifications and Conditions ....................... 36
Table 14: Deep Power-Down Specifications .................................................... 36
Table 15: Capacitance .................................................................................... 37
Table 16: Asynchronous READ Cycle Timing Requirements ........................... 38
Table 17: Burst READ Cycle Timing Requirements ......................................... 39
Table 18: Asynchronous WRITE Cycle Timing Requirements ......................... 40
Table 19: Burst WRITE Cycle Timing Requirements ....................................... 41
Table 20: Initialization Timing Parameters ...................................................... 42
Micron® CellularRAM® products are high-speed, CMOS memory devices developed for low-power, portable applications. The MT45W4MW16BCGB is a 64Mb DRAM core device, organized as 4 Meg x 16 bits. This device includes an industry-standard burst mode Flash interface that dramatically increases read/write bandwidth compared with other low-power SRAM or pseudo-SRAM (PSRAM) offerings.

For seamless operation on a burst Flash bus, CellularRAM products incorporate a transparent self refresh mechanism. The hidden refresh requires no additional support from the system memory controller and has no significant impact on device read/write performance.

Two user-accessible control registers define device operation. The bus configuration register (BCR) defines how the CellularRAM device interacts with the system memory bus and is nearly identical to its counterpart on burst mode Flash devices. The refresh configuration register (RCR) is used to control how refresh is performed on the DRAM array. These registers are automatically loaded with default settings during power-up and can be updated anytime during normal operation.

Special attention has been focused on standby current consumption during self refresh. CellularRAM products include three mechanisms to minimize standby current. Partial-array refresh (PAR) enables the system to limit refresh to only that part of the DRAM array that contains essential data. Temperature-compensated refresh (TCR) uses an on-chip sensor to adjust the refresh rate to match the device temperature—the refresh rate decreases at lower temperatures to minimize current consumption during standby. Deep power-down (DPD) enables the system to halt the refresh operation altogether when no vital information is stored in the device. The system configurable refresh mechanisms are accessed through the RCR.

This CellularRAM device is compliant with the industry-standard CellularRAM 1.5 feature set established by the CellularRAM Workgroup. It includes support for both variable and fixed latency, with three output-device drive-strength settings, additional wrap options, and a device ID register (DIDR).
Figure 2: Functional Block Diagram – 4 Meg x 16

Note: Functional block diagrams illustrate simplified device operation. For detailed information, see ball descriptions in Table 1 on page 7, bus operations in Table 2 on page 8, Table 3 on page 9, and Table 2 on page 8; and timing diagrams starting on page 42.
### 64Mb: 4 Meg x 16 Async/Page/Burst CellularRAM 1.5 Memory

#### General Description

#### Table 1: VFBGA Ball Descriptions

<table>
<thead>
<tr>
<th>VFBGA Assignment</th>
<th>Symbol</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>E3, H6, G2, H1,</td>
<td>A[21:0]</td>
<td>Input</td>
<td>Address inputs: Inputs for addresses during READ and WRITE operations. Addresses are internally latched during READ and WRITE cycles. The address lines are also used to define the value to be loaded into the BCR or the RCR.</td>
</tr>
<tr>
<td>D3, E4, F3, G4,</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>G3, H5, H4, H3,</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>H2, D4, C4, C3,</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B4, B3, A5, A4,</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>A3</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

| J2   | CLK   | Input | Clock: Synchronizes the memory to the system operating frequency during synchronous operations. When configured for synchronous operation, the address is latched on the first rising CLK edge when ADV# is active. CLK must be static LOW during asynchronous access READ and WRITE operations and during PAGE READ ACCESS operations. |

| J3   | ADV#  | Input | Address valid: Indicates that a valid address is present on the address inputs. Addresses can be latched on the rising edge of ADV# during asynchronous READ and WRITE operations. ADV# can be held LOW during asynchronous READ and WRITE operations. |

| A6   | CRE   | Input | Control register enable: When CRE is HIGH, WRITE operations load the RCR or BCR, and READ operations access the RCR, BCR, or DIDR. |

| B5   | CE#   | Input | Chip enable: Activates the device when LOW. When CE# is HIGH, the device is disabled and goes into standby or DPD mode. |

| A2   | OE#   | Input | Output enable: Enables the output buffers when LOW. When OE# is HIGH, the output buffers are disabled. |

| J6   | WE#   | Input | Write enable: Determines whether a given cycle is a WRITE cycle. If WE# is LOW, the cycle is a WRITE either to a configuration register or to the memory array. |

| A1   | LB#   | Input | Lower byte enable. DQ[7:0] |

| A2   | UB#   | Input | Upper byte enable. DQ[15:8] |

| G1, F1, F2, E2, D2, C2, C1, B1, G6, F6, F5, E5, D5, C6, C5, B6 | DQ[15:0] | Input/Output | Data inputs/outputs. |

| J1   | WAIT  | Output | Wait: Provides data-valid feedback during burst READ and WRITE operations. The signal is gated by CE#. WAIT is used to arbitrate collisions between refresh and READ/WRITE operations. WAIT is asserted at the end of a row unless wrapping within the burst length. WAIT is asserted and should be ignored during asynchronous and page mode operations. WAIT is High-Z when CE# is HIGH. |

| J4, J5, J6 | RFU   | – | Reserved for future use. |

| D6   | VCC   | Supply | Device power supply (1.7–1.95V): Power supply for device core operation. |

| E1   | VCCQ  | Supply | I/O power supply (1.7–3.3V): Power supply for input/output buffers. |

| E6   | VSS   | Supply | VSS must be connected to ground. |

| D1   | VSSQ  | Supply | VSSQ must be connected to ground. |

**Note:** The CLK and ADV# inputs can be tied to Vss if the device is always operating in asynchronous or page mode. WAIT will be asserted, but should be ignored during asynchronous and page mode operations.
## General Description

### Notes:
1. CLK must be LOW during asynchronous read and asynchronous write modes and to achieve standby power during standby and DPD modes. CLK must be static (HIGH or LOW) during burst suspend.
2. The WAIT polarity is configured through the bus configuration register (BCR[10]).
3. When LB# and UB# are in select mode (LOW), DQ[15:0] are enabled. When only LB# is in select mode, DQ[7:0] are enabled. When only UB# is in the select mode, DQ[15:8] are enabled.

### Table 2: Bus Operations - Asynchronous Mode (BCR[15] = 1; Default)

<table>
<thead>
<tr>
<th>Mode</th>
<th>Power</th>
<th>CLK¹</th>
<th>ADV#</th>
<th>CE#</th>
<th>OE#</th>
<th>WE#</th>
<th>CRE</th>
<th>LB#</th>
<th>UB#</th>
<th>WAIT²</th>
<th>DQ[15:0]³</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>Active</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>Low-Z</td>
<td>Data-out</td>
<td>4</td>
</tr>
<tr>
<td>Write</td>
<td>Active</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>X</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>Low-Z</td>
<td>Data-in</td>
<td>4</td>
</tr>
<tr>
<td>Standby</td>
<td>Standby</td>
<td>L</td>
<td>L</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>L</td>
<td>X</td>
<td>X</td>
<td>High-Z</td>
<td>High-Z</td>
<td>4, 6</td>
</tr>
<tr>
<td>No operation</td>
<td>Idle</td>
<td>L</td>
<td>X</td>
<td>L</td>
<td>X</td>
<td>X</td>
<td>L</td>
<td>X</td>
<td>X</td>
<td>Low-Z</td>
<td>X</td>
<td>4, 6</td>
</tr>
<tr>
<td>Configuration write</td>
<td>Active</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>L</td>
<td>H</td>
<td>X</td>
<td>X</td>
<td>Low-Z</td>
<td>High-Z</td>
<td></td>
</tr>
<tr>
<td>Configuration read</td>
<td>Active</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>H</td>
<td>L</td>
<td>X</td>
<td>Low-Z</td>
<td>Config. reg. out</td>
<td></td>
</tr>
<tr>
<td>DPD</td>
<td>Deep power-down</td>
<td>L</td>
<td>X</td>
<td>H</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>High-Z</td>
<td>High-Z</td>
<td>7</td>
</tr>
</tbody>
</table>

### Notes:
1. CLK must be LOW during asynchronous read and asynchronous write modes and to achieve standby power during standby and DPD modes. CLK must be static (HIGH or LOW) during burst suspend.
2. The WAIT polarity is configured through the bus configuration register (BCR[10]).
3. When LB# and UB# are in select mode (LOW), DQ[15:0] are enabled. When only LB# is in select mode, DQ[7:0] are enabled. When only UB# is in the select mode, DQ[15:8] are enabled.
Table 3: Bus Operations - Burst Mode (BCR[15] = 0)

<table>
<thead>
<tr>
<th>Mode</th>
<th>Power</th>
<th>CLK¹</th>
<th>ADV#</th>
<th>CE#</th>
<th>OE#</th>
<th>WE#</th>
<th>CRE</th>
<th>LB#</th>
<th>UB#</th>
<th>WAIT²</th>
<th>DQ[15:0]³</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Asynchronous read</td>
<td>Active</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>Low-Z</td>
<td>Data-out</td>
<td>4</td>
</tr>
<tr>
<td>Asynchronous write</td>
<td>Active</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>X</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>Data-in</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>Standby</td>
<td>Standby</td>
<td>L</td>
<td>X</td>
<td>H</td>
<td>X</td>
<td>X</td>
<td>L</td>
<td>X</td>
<td>High-Z</td>
<td>High-Z</td>
<td>5, 6</td>
<td></td>
</tr>
<tr>
<td>No operation</td>
<td>Idle</td>
<td>L</td>
<td>X</td>
<td>L</td>
<td>X</td>
<td>X</td>
<td>L</td>
<td>X</td>
<td>Low-Z</td>
<td>X</td>
<td>4, 6</td>
<td></td>
</tr>
<tr>
<td>Initial burst read</td>
<td>Active</td>
<td>L</td>
<td>L</td>
<td>X</td>
<td>H</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>Low-Z</td>
<td>X</td>
<td>4, 8</td>
<td></td>
</tr>
<tr>
<td>Initial burst write</td>
<td>Active</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>X</td>
<td>Low-Z</td>
<td>X</td>
<td>4, 8</td>
</tr>
<tr>
<td>Burst continue</td>
<td>Active</td>
<td>H</td>
<td>L</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>L</td>
<td>Low-Z</td>
<td>Data-in or data-out</td>
<td>4, 8</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Burst suspend</td>
<td>Active</td>
<td>X</td>
<td>X</td>
<td>L</td>
<td>H</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Low-Z</td>
<td>High-Z</td>
<td>4, 8</td>
<td></td>
</tr>
<tr>
<td>Configuration register write</td>
<td>Active</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>L</td>
<td>H</td>
<td>X</td>
<td>Low-Z</td>
<td>High-Z</td>
<td>8, 9</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Configuration register read</td>
<td>Active</td>
<td>L</td>
<td>X</td>
<td>H</td>
<td>H</td>
<td>L</td>
<td>X</td>
<td>Low-Z</td>
<td>Config. reg. out</td>
<td>8, 9</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DPD</td>
<td>Deep power-down</td>
<td>L</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>High-Z</td>
<td>High-Z</td>
<td></td>
<td>7</td>
<td></td>
</tr>
</tbody>
</table>

Notes:
1. CLK must be LOW during asynchronous read and asynchronous write modes and to achieve standby power during standby and DPD modes. CLK must be static (HIGH or LOW) during burst suspend.
2. The WAIT polarity is configured through the bus configuration register (BCR[10]).
3. When LB# and UB# are in select mode (LOW), DQ[15:0] are enabled. When only LB# is in select mode, DQ[7:0] are enabled. When only UB# is in the select mode, DQ[15:8] are enabled.
4. The device will consume active power in this mode whenever addresses are changed.
5. When the device is in standby mode, address inputs and data inputs/outputs are internally isolated from any external influence.
6. \( V_{IN} = V_{CCQ} \) or \( 0V \); all device balls must be static (unswitched) to achieve standby current.
7. DPD is initiated when CE# transitions from LOW to HIGH after writing RCR[4] to 0. DPD is maintained until CE# transitions from HIGH to LOW and is held LOW for \( t_{DPDX} \).
8. Burst mode operation is initialized through the bus configuration register (BCR[15]).
9. Initial cycle. Following cycles are the same as BURST CONTINUE. CE# must stay LOW for the equivalent of a single-word burst (as indicated by WAIT).
Part-Numbering Information

Micron CellularRAM devices are available in several different configurations and densities (see Figure 3).

Figure 3:  Part Number Chart

Valid Part Number Combinations

After building the part number from the part numbering chart above, visit the Micron Web site at [www.micron.com/support/designsupport/tools/fbga/decoder](http://www.micron.com/support/designsupport/tools/fbga/decoder) to verify that the part number is offered and valid. If the device required is not on this list, contact the factory.

Device Marking

Due to the size of the package, the Micron standard part number is not printed on the top of the device. Instead, an abbreviated device mark consisting of a five-digit alphanumeric code is used. The abbreviated device marks are cross-referenced to the Micron part numbers at [www.micron.com/support/decoder](http://www.micron.com/support/decoder). To view the location of the abbreviated mark on the device, refer to customer service note CSN-11, “Product Mark/Label,” at [www.micron.com/support/designsupport/documents/csn](http://www.micron.com/support/designsupport/documents/csn).
Functional Description

In general, the MT45W4MW16BCGB device is a high-density alternative to SRAM and PSRAM products, popular in low-power, portable applications.

The MT45W4MW16BCGB contains a 67,108,864-bit DRAM core, organized as 4,194,304 addresses by 16 bits. The device implements the same high-speed bus interface found on burst mode Flash products.

The CellularRAM bus interface supports both asynchronous and burst mode transfers. Page mode accesses are also included as a bandwidth-enhancing extension to the asynchronous read protocol.

Power-Up Initialization

CellularRAM products include an on-chip voltage sensor used to launch the power-up initialization process. Initialization will configure the BCR and the RCR with their default settings (see Figure 18 on page 25 and Figure 24 on page 31). Vcc and VccQ must be applied simultaneously. When they reach a stable level at or above 1.7V, the device will require 150µs to complete its self-initialization process. During the initialization period, CE# should remain HIGH. When initialization is complete, the device is ready for normal operation.

Figure 4: Power-Up Initialization Timing

Bus Operating Modes

The MT45W4MW16BCGB CellularRAM product incorporates a burst mode interface found on Flash products targeting low-power, wireless applications. This bus interface supports asynchronous, page mode, and burst mode read and write transfers. The specific interface supported is defined by the value loaded into the BCR. Page mode is controlled by the refresh configuration register (RCR[7]).

Asynchronous Mode

CellularRAM products power up in the asynchronous operating mode. This mode uses the industry-standard SRAM control bus (CE#, OE#, WE#, LB# UB#). READ operations (Figure 5 on page 12) are initiated by bringing CE#, OE#, and LB# UB#LOW while keeping WE#HIGH. Valid data will be driven out of the I/Os after the specified access time has elapsed. WRITE operations (Figure 6 on page 12) occur when CE#, WE#, and LB# UB#are driven LOW. During asynchronous WRITE operations, the OE# level is a "Don't Care," and WE# will override OE#. The data to be written is latched on the rising edge of CE#, WE#, or LB# UB#(whichever occurs first). Asynchronous operations (page mode disabled) can use the ADV input to latch the address or can drive ADV LOW during the entire READ/WRITE operation.

During asynchronous operation, the CLK input must be held static LOW. WAIT will be driven while the device is enabled, and its state should be ignored. WE#LOW time must be limited to tCEM.
Figure 5:  READ Operation (ADV# LOW)

Note: ADV must remain LOW for page mode operation.

Figure 6:  WRITE Operation (ADV# LOW)
Page Mode READ Operation

Page mode is a performance-enhancing extension to the legacy asynchronous READ operation. In page-mode-capable products, an initial asynchronous read access is performed, and then adjacent addresses can be read quickly by simply changing the low-order address. Addresses A[3:0] are used to determine the members of the 16-address CellularRAM page. Any change in addresses A[4] or higher will initiate a new tAA access time. Figure 7 shows the timing for a page mode access. Page mode takes advantage of the fact that adjacent addresses can be read in a shorter period of time than random addresses. WRITE operations do not include comparable page mode functionality.

During asynchronous page mode operation, the CLK input must be held LOW. CE# must be driven HIGH upon completion of a page mode access. WAIT will be driven while the device is enabled, and its state should be ignored. Page mode is enabled by setting RCR[7] to HIGH. ADV must be driven LOW during all page mode read accesses.

Due to refresh considerations, CE# must not remain LOW longer than tCEM.

Figure 7:  Page Mode READ Operation (ADV# LOW)

Burst Mode Operation

Burst mode operations enable high-speed synchronous READ and WRITE operations. Burst operations consist of a multiclock sequence that must be performed in an ordered fashion. After CE# goes LOW, the address to access is latched on the rising edge of the next clock that ADV# is LOW. During this first clock rising edge, WE# indicates whether the operation is going to be a READ (WE# = HIGH, Figure 8 on page 14) or a WRITE (WE# = LOW, Figure 9 on page 15).

The size of a burst can be specified in the BCR either as a fixed-length or continuous. Fixed-length bursts consist of 4, 8, 16, or 32 words. Continuous bursts have the ability to start at a specified address and burst to the end of the 128-word row.

The latency count stored in the BCR defines the number of clock cycles that elapse before the initial data value is transferred between the processor and the CellularRAM device. The initial latency for READ operations can be configured as fixed or variable.
(WRITE operations always use fixed latency). Variable latency allows the CellularRAM to be configured for minimum latency at high clock frequencies, but the controller must monitor WAIT to detect any conflict with refresh cycles.

Fixed latency outputs the first data word after the worst-case access delay, including allowance for refresh collisions. The initial latency time and clock speed determine the latency count setting. Fixed latency is used when the controller cannot monitor WAIT. Fixed latency also provides improved performance at lower clock frequencies.

The WAIT output asserts when a burst is initiated and de-asserts to indicate when data is to be transferred into or out of memory. WAIT will again be asserted at the boundary of the 128-word row, unless wrapping within the burst length.

To access other devices on the same bus without the timing penalty of the initial latency for a new burst, burst mode can be suspended. Bursts are suspended by stopping CLK. CLK can be stopped HIGH or LOW. If another device will use the data bus while the burst is suspended, OE# should be taken HIGH to disable the CellularRAM outputs; otherwise, OE# can remain LOW. Note that the WAIT output will continue to be active and, as a result, no other devices should directly share the WAIT connection to the controller. To continue the burst sequence, OE# is taken LOW, and then CLK is restarted after valid data is available on the bus.

The CE# LOW time is limited by refresh considerations. CE# must not stay LOW longer than tCEM. If a burst suspension will cause CE# to remain LOW for longer than tCEM, CE# should be taken HIGH and the burst should be restarted with a new CE# LOW/ADV# LOW cycle.

**Figure 8: Burst Mode READ (4-Word Burst)**

![Burst Mode READ (4-Word Burst) Diagram]

Note: Nondefault BCR settings for burst mode READ (4-word burst): fixed or variable latency; latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay. Figure 8 is representative of variable latency with no refresh collision or fixed-latency access.
Mixed-Mode Operation

The device supports a combination of synchronous READ and asynchronous READ and WRITE operations when the BCR is configured for synchronous operation. The asynchronous READ and WRITE operations require that the clock (CLK) remain LOW during the entire sequence. The ADV# signal can be used to latch the target address, or it can remain LOW during the entire WRITE operation. CE# can remain LOW when transitioning between mixed-mode operations with fixed latency enabled; however, the CE# LOW time must not exceed tCEM. Mixed-mode operation facilitates a seamless interface to legacy burst mode Flash memory controllers. See Figure 50 on page 63 for the “Asynchronous WRITE Followed by Burst READ” timing diagram.

WAIT Operation

The WAIT output on a CellularRAM device typically is connected to a shared, system-level WAIT signal (see Figure 10 on page 16). The shared WAIT signal is used by the processor to coordinate transactions with multiple memory devices on the synchronous bus.
When a READ or WRITE operation has been initiated, WAIT goes active to indicate that the CellularRAM device requires additional time before data can be transferred. For READ operations, WAIT will remain active until valid data is output from the device. For WRITE operations, WAIT will indicate to the memory controller when data will be accepted into the CellularRAM device. When WAIT transitions to an inactive state, the data burst will progress on successive clock edges.

During a burst cycle, CE# must remain asserted until the first data is valid. Bringing CE# HIGH during this initial latency may cause data corruption.

When variable initial access latency is used (BCR[14] = 0), the WAIT output performs an arbitration role for READ operations launched while an on-chip refresh is in progress. If a collision occurs, WAIT is asserted for additional clock cycles until the refresh has completed (see Figure 11 on page 17). When the refresh operation has completed, the READ operation will continue normally.

WAIT will be asserted but should be ignored during asynchronous READ, WRITE, and PROGRAM operations.

By using fixed initial latency (BCR[14] = 1), this CellularRAM device can be used in burst mode without monitoring the WAIT signal. However, WAIT can still be used to determine when valid data is available at the start of the burst and at the end of a row. If WAIT is not monitored, the controller must stop burst accesses at row boundaries on its own.

**LB#/UB# Operation**

The LB#enable and UB#enable signals support byte-wide data WRITEs. During WRITE operations, any disabled bytes will not be transferred to the RAM array, and the internal value will remain unchanged. During an asynchronous WRITE cycle, the data to be written is latched on the rising edge of CE#, WE#, LB#, or UB#, whichever occurs first. LB# or UB# must be LOW during READ cycles.

When both LB# and UB# are disabled (HIGH) during an operation, the device will disable the data bus from receiving or transmitting data. Although the device will seem to be deselected, it remains in an active mode as long as CE# remains LOW.
Figure 11: Refresh Collision During Variable-Latency READ Operation

Note: Nondefault BCR settings for refresh collision during variable-latency READ operation:
- latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.
Low-Power Operation

Standby Mode Operation

During standby, the device current consumption is reduced to the level necessary to perform the DRAM refresh operation. Standby operation occurs when CE# is HIGH.

The device will enter a reduced power state upon completion of a READ or WRITE operation or when the address and control inputs remain static for an extended period of time. This mode will continue until a change occurs to the address or control inputs.

Temperature-Compensated Refresh

Temperature-compensated refresh (TCR) allows for adequate refresh at different temperatures. This CellularRAM device includes an on-chip temperature sensor that automatically adjusts the refresh rate according to the operating temperature.

Partial-Array Refresh

Partial-array refresh (PAR) restricts refresh operation to a portion of the total memory array. This feature enables the device to reduce standby current by refreshing only that part of the memory array required by the host system. The refresh options are full array, one-half array, one-quarter array, one-eighth array, or none of the array. The mapping of these partitions can start either at the beginning or the end of the address map (see Table 8 on page 32). READ and WRITE operations to address ranges receiving refresh will not be affected. Data stored in addresses not receiving refresh will become corrupted. When reenabling additional portions of the array, the new portions are available immediately upon writing to the RCR.

Deep Power-Down Operation

Deep power-down (DPD) operation disables all refresh-related activity. This mode is used if the system does not require the storage provided by the CellularRAM device. Any stored data will become corrupted when DPD is enabled. When refresh activity has been reenabled by rewriting, the CellularRAM device will require 150µs to perform an initialization procedure before normal operations can resume. During this 150µs period, the current consumption will be higher than the specified standby levels but considerably lower than the active current specification.

DPD can be enabled by writing to the RCR using CRE or the software access sequence; DPD starts when CE# goes HIGH. DPD is disabled the next time CE# goes LOW and stays LOW for at least 10µs.

Registers

Two user-accessible configuration registers define the device operation. The bus configuration register (BCR) defines how the CellularRAM interacts with the system memory bus and is nearly identical to its counterpart on burst mode Flash devices. The refresh configuration register (RCR) is used to control how refresh is performed on the DRAM array. These registers are automatically loaded with default settings during power-up and can be updated any time the devices are operating in a standby state.

The DIDR provides information on the device manufacturer, the CellularRAM generation, and the specific device configuration. The DIDR is read-only.
Access Using CRE

The registers can be accessed either using a synchronous or an asynchronous operation when the control register enable (CRE) input is HIGH (see Figures 12 through 15). When CRE is LOW, a READ or WRITE operation will access the memory array. The configuration register values are written via addresses A[21:0]. In an asynchronous WRITE, the values are latched into the configuration register on the rising edge of ADV#, CE#, or WE# whichever occurs first; LB# and UB# are “Don’t Care.” The BCR is accessed when A[19:18] are 10b; the RCR is accessed when A[19:18] are 00b. The DIDR is read when A[19:18] are 01b. For reads, address inputs other than A[19:18] are “Don’t Care,” and register bits 15:0 are output on DQ[15:0]. Micron strongly recommends reading the memory array immediately after performing a configuration register READ and WRITE operation.

Figure 12: Configuration Register WRITE, Asynchronous Mode Followed by READ ARRAY

Notes:
Figure 13: Configuration Register WRITE, Synchronous Mode Followed by READ ARRAY Operation

Notes:
1. Nondefault BCR settings for synchronous mode configuration register WRITE followed by READ ARRAY operation: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.
3. CE# must remain LOW to complete a burst-of-one WRITE. WAIT must be monitored—additional WAIT cycles caused by refresh collisions require a corresponding number of additional CE# LOW cycles.
Figure 14: Register READ, Asynchronous Mode Followed by READ ARRAY Operation

Notes: 1. A[19:18] = 00b to read RCR, 10b to read BCR, and 01b to read DIDR.
Figure 15: Register READ, Synchronous Mode Followed by READ ARRAY Operation

Notes:
1. Nondefault BCR settings for synchronous mode register READ followed by READ ARRAY operation: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.
2. A[19:18] = 00b to read RCR, 10b to read BCR, and 01b to read DIDR.
3. CE# must remain LOW to complete a burst-of-one READ. WAIT must be monitored—additional WAIT cycles caused by refresh collisions require a corresponding number of additional CE# LOW cycles.
Software Access

Software access of the registers uses a sequence of asynchronous READ and asynchronous WRITE operations. The contents of the configuration registers can be modified, and all registers can be read using the software sequence.

The configuration registers are loaded using a four-step sequence consisting of two asynchronous READ operations followed by two asynchronous WRITE operations (see Figure 16). The read sequence is virtually identical except that an asynchronous READ is performed during the fourth operation (see Figure 17 on page 24). The address used during all READ and WRITE operations is the highest address of the CellularRAM device being accessed (3FFFFFFh for 64M b); the contents of this address are not changed by using this sequence.

The data value presented during the third operation (WRITE) in the sequence defines whether the BCR, RCR, or the DIDR is to be accessed. If the data is 0000h, the sequence will access the RCR; if the data is 0001h, the sequence will access the BCR; if the data is 0002h, the sequence will access the DIDR. During the fourth operation, DQ[15:0] transfer data into or out of bits 15:0 of the registers.

The use of the software sequence does not affect the ability to perform the standard (CRE-controlled) method of loading the configuration registers. However, the software nature of this access mechanism eliminates the need for CRE. If the software mechanism is used, CRE can simply be tied to Vss. The port line often used for CRE control purposes is no longer required.

Figure 16: Load Configuration Register
Figure 17: Read Configuration Register

Address

READ

Address (MAX)

READ

Address (MAX)

WRITE

Address (MAX)

READ

Address (MAX)

CE#

OE#

WE#

LB#/UB#

Data

XXXXh

XXXXh

XXXXh

CR value out

RCR: 0000h
BCR: 0001h
DIDR: 0002h

Don't Care
Bus Configuration Register

The BCR defines how the CellularRAM device interacts with the system memory bus. Page mode operation is enabled by a bit contained in the RCR. Figure 18 defines the control bits in the BCR. At power-up, the BCR is set to 9D1Fh.

The BCR is accessed with CRE HIGH and A[19:18] = 10b or through the register access software sequence with DQ = 0001h on the third cycle.

Figure 18: Bus Configuration Register Definition

Notes: 1. Burst wrap and length apply both to READ and WRITE operations.
Burst Length (BCR[2:0]) Default = Continuous Burst

Burst lengths define the number of words the device outputs during burst READ and WRITE operations. The device supports a burst length of 4, 8, 16, or 32 words. The device can also be set in continuous burst mode where data is accessed sequentially up to the end of the row.

Burst Wrap (BCR[3]) Default = No Wrap

The burst-wrap option determines whether a 4-, 8-, 16-, or 32-word READ or WRITE burst wraps within the burst length, or steps through sequential addresses. If the wrap option is not enabled, the device accesses data from sequential addresses up to the end of the row.

Table 4: Sequence and Burst Length

<table>
<thead>
<tr>
<th>Burst Wrap</th>
<th>Starting Address</th>
<th>4-Word Burst Length</th>
<th>8-Word Burst Length</th>
<th>16-Word Burst Length</th>
<th>32-Word Burst Length</th>
<th>Continuous Burst</th>
</tr>
</thead>
<tbody>
<tr>
<td>BCR[3] WRAP (Decimal)</td>
<td>Linear</td>
<td>Linear</td>
<td>Linear</td>
<td>Linear</td>
<td>Linear</td>
<td>Linear</td>
</tr>
<tr>
<td>0</td>
<td>Yes</td>
<td>0-1-2-3</td>
<td>0-1-2-3-4-5-6-7</td>
<td>0-1-2-3-4-5-6-7-8-9-10-11-12-13-14-15-16-17-18-19-20-21-22-23-24-25-26-27-28-29-30-31</td>
<td>0-1-2-...-29-30-31</td>
<td>0-1-2-3-4-5-6-...</td>
</tr>
<tr>
<td>1</td>
<td>No</td>
<td>0-1-2-3</td>
<td>0-1-2-3-4-5-6-7</td>
<td>0-1-2-3-4-5-6-7-8-9-10-11-12-13-14-15-16-17-18-19-20-21-22-23-24-25-26-27-28-29-30-31</td>
<td>0-1-2-...-29-30-31</td>
<td>0-1-2-3-4-5-6-...</td>
</tr>
</tbody>
</table>
Drive Strength (BCR[5:4]) Default = Outputs Use Half-Drive Strength

The output driver strength can be altered to full, one-half, or one-quarter strength to adjust for different data bus loading scenarios. The reduced-strength options are intended for stacked chip (Flash + CellularRAM) environments when there is a dedicated memory bus. The reduced-drive-strength option minimizes the noise generated on the data bus during READ operations. Full output drive strength should be selected when using a discrete CellularRAM device in a more heavily loaded data bus environment. Outputs are configured at half-drive strength during testing. See Table 5 for additional information.

Table 5: Drive Strength

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>Full</td>
<td>25–30</td>
<td>CL = 30pF to 50pF</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1/2 (default)</td>
<td>50</td>
<td>CL = 15pF to 30pF, 104 MHz at light load</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1/4</td>
<td>100</td>
<td>CL = 15pF or lower</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

WAIT Configuration (BCR[8]) Default = WAIT Transitions One Clock Before Data Valid/Invalid

The WAIT configuration bit is used to determine when WAIT transitions between the asserted and the de-asserted state with respect to valid data presented on the data bus. The memory controller will use the WAIT signal to coordinate data transfer during synchronous READ and WRITE operations. When BCR[8] = 0, data will be valid or invalid on the clock edge immediately after WAIT transitions to the de-asserted or asserted state, respectively (see Figures 19 and 21). When A8 = 1, the WAIT signal transitions one clock period prior to the data bus going valid or invalid (see Figure 20 on page 28 and Figure 21 on page 28).

WAIT Polarity (BCR[10]) Default = WAIT Active HIGH

The WAIT polarity bit indicates whether an asserted WAIT output should be HIGH or LOW. This bit will determine whether the WAIT signal requires a pull-up or pull-down resistor to maintain the de-asserted state.

Figure 19: WAIT Configuration (BCR[8] = 0)

Note: Data valid/invalid immediately after WAIT transitions (BCR[8] = 0). See Figure 21 on page 28.
Figure 20:  WAIT Configuration (BCR[8] = 1)

Note: Valid/invalid data delayed for one clock after WAIT transitions (BCR[8] = 1). See Figure 21 on page 28.

Figure 21:  WAIT Configuration During Burst Operation

Note: Nondefault BCR setting: WAIT active LOW.

Latency Counter (BCR[13:11]) Default = Three Clock Latency

The latency counter bits determine how many clocks occur between the beginning of a READ or WRITE operation and the first data value transferred. For allowable latency codes, see Tables 6 and 7 on pages 29 and 30, respectively, and Figures 22 and 23 on pages 29 and 30, respectively.

Initial Access Latency (BCR[14]) Default = Variable

Variable initial access latency outputs data after the number of clocks set by the latency counter. However, WAIT must be monitored to detect delays caused by refresh operations.

Fixed initial access latency outputs the first data at a consistent time that allows for worst-case refresh collisions. The latency counter must be configured to match the initial latency and the clock frequency. It is not necessary to monitor WAIT with fixed initial latency. The burst begins after the number of clock cycles configured by the latency counter (see Table 7 on page 30 and Figure 23 on page 30).

Operating Mode (BCR[15]) Default = Asynchronous Operation

The operating mode bit either selects synchronous burst operation or the default asynchronous mode of operation.
Table 6: Variable Latency Configuration Codes (BCR [14] = 0)

<table>
<thead>
<tr>
<th>BCR[13:11]</th>
<th>Latency Configuration Code</th>
<th>Latency¹ Normal</th>
<th>Latency¹ Refresh Collision</th>
<th>Maximum Input CLK Frequency (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>010</td>
<td>2 (3 clocks)</td>
<td>2</td>
<td>4</td>
<td>-7013: 66 (15.0ns)</td>
</tr>
<tr>
<td>011</td>
<td>3 (4 clocks)—default</td>
<td>3</td>
<td>6</td>
<td>-701: 104 (9.62ns)</td>
</tr>
<tr>
<td>100</td>
<td>4 (5 clocks)</td>
<td>4</td>
<td>8</td>
<td>-708: 133 (7.5ns)</td>
</tr>
<tr>
<td>Others</td>
<td>Reserved</td>
<td>—</td>
<td>—</td>
<td>-7013: 52 (19.2ns)</td>
</tr>
</tbody>
</table>

Notes: 1. Latency is the number of clock cycles from the initialization of a burst operation until data appears. Data is transferred on the next clock cycle. READ latency can range from the normal latency to the value shown for refresh collision. WRITE latency is fixed at the value shown for normal latency.

Figure 22: Latency Counter (Variable Initial Latency, No Refresh Collision)
### Table 7: Fixed Latency Configuration Codes (BCR[14] = 1)

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>010</td>
<td>2 (3 clocks)</td>
<td>2</td>
<td>-7013 33 (30ns) 33 (30ns) 33 (30ns)</td>
</tr>
<tr>
<td>011</td>
<td>3 (4 clocks)—default</td>
<td>3</td>
<td>-7013 52 (19.2ns) 52 (19.2ns) 52 (19.2ns)</td>
</tr>
<tr>
<td>100</td>
<td>4 (5 clocks)</td>
<td>4</td>
<td>-7013 66 (15ns) 66 (15ns) 66 (15ns)</td>
</tr>
<tr>
<td>101</td>
<td>5 (6 clocks)</td>
<td>5</td>
<td>-7013 75 (13.3ns) 75 (13.3ns) 75 (13.3ns)</td>
</tr>
<tr>
<td>110</td>
<td>6 (7 clocks)</td>
<td>6</td>
<td>-7013 104 (9.62ns) 104 (9.62ns) 80 (12.5ns)</td>
</tr>
<tr>
<td>000</td>
<td>8 (9 clocks)</td>
<td>8</td>
<td>-7013 133 (7.5ns) 104 (9.62ns) 80 (12.5ns)</td>
</tr>
<tr>
<td>Others</td>
<td>Reserved</td>
<td></td>
<td>-7013 -7013 -7013</td>
</tr>
</tbody>
</table>

### Figure 23: Latency Counter (Fixed Latency)

![Latency Counter Diagram]
**Refresh Configuration Register**

The refresh configuration register (RCR) defines how the CellularRAM device performs its transparent self refresh. Altering the refresh parameters can dramatically reduce current consumption during standby mode. Page mode control is also embedded into the RCR. Figure 24 describes the control bits used in the RCR. At power-up, the RCR is set to 0010h.

The RCR is accessed with CRE HIGH and A[19:18] = 00b or through the register access software sequence with DQ = 0000h on the third cycle (see “Registers” on page 18).

**Partial-Array Refresh (RCR[2:0]) Default = Full Array Refresh**

The PAR bits restrict refresh operation to a portion of the total memory array. This feature allows the device to reduce standby current by refreshing only that part of the memory array required by the host system. The refresh options are full array, one-half array, one-quarter array, one-eighth array, or none of the array. The mapping of these partitions can start either at the beginning or the end of the address map (see Table 8 on page 32).

**Figure 24: Refresh Configuration Register Mapping**

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Reserved</td>
<td>Register Select</td>
<td>Reserved</td>
<td>Page</td>
<td>Reserved</td>
<td>DPD</td>
</tr>
</tbody>
</table>

- **All must be set to “0”**
- **Setting is ignored (Default 00b)**
- **Must be set to “0”**

**RCR[19]**
- 0: Select RCR
- 1: Select BCR
- 0 1: Select DIDR

**RCR[18]**
- 0 0: Select RCR
- 1 0: Select BCR
- 0 1: Select DIDR

**RCR[7]**
- 0: Page mode disabled (default)
- 1: Page mode enable

**RCR[4]**
- 0: DPD enable
- 1: DPD disable (default)

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0 0 0</td>
<td>0 0 0</td>
<td>Full array (default)</td>
<td></td>
</tr>
<tr>
<td>0 0 1</td>
<td>0 0 0</td>
<td>Bottom 1/2 array</td>
<td></td>
</tr>
<tr>
<td>0 1 0</td>
<td>0 0 0</td>
<td>Bottom 1/4 array</td>
<td></td>
</tr>
<tr>
<td>0 1 1</td>
<td>0 0 0</td>
<td>Bottom 1/8 array</td>
<td></td>
</tr>
<tr>
<td>1 0 0</td>
<td>0 0 0</td>
<td>None of array</td>
<td></td>
</tr>
<tr>
<td>1 0 1</td>
<td>0 0 0</td>
<td>Top 1/2 array</td>
<td></td>
</tr>
<tr>
<td>1 1 0</td>
<td>0 0 0</td>
<td>Top 1/4 array</td>
<td></td>
</tr>
<tr>
<td>1 1 1</td>
<td>0 0 0</td>
<td>Top 1/8 array</td>
<td></td>
</tr>
</tbody>
</table>
Deep Power-Down (RCR[4]) Default = DPD Disabled

The deep power-down bit enables and disables all refresh-related activity. This mode is used if the system does not require the storage provided by the CellularRAM device. Any stored data will become corrupted when DPD is enabled. When refresh activity has been reenabled, the CellularRAM device will require 150µs to perform an initialization procedure before normal operations can resume.

Deep power-down is enabled by setting RCR[4] = 0 and taking CE# HIGH. DPD can be enabled using CRE or the software sequence to access the RCR. Taking CE# LOW for at least 10µs disables DPD and sets RCR[4] = 1; it is not necessary to write to the RCR to disable DPD. BCR and RCR values (other than RCR[4]) are preserved during DPD.

Page Mode Operation (RCR[7]) Default = Disabled

The page mode operation bit determines whether page mode is enabled for asynchronous READ operations. In the power-up default state, page mode is disabled.

Table 8: 64Mb Address Patterns for PAR (RCR[4] = 1)

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Full die</td>
<td>000000h–3FFFFFFh</td>
<td>4 Meg x 16</td>
<td>64Mb</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>One-half of die</td>
<td>000000h–1FFFFFFh</td>
<td>2 Meg x 16</td>
<td>32Mb</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>One-quarter of die</td>
<td>000000h–0FFFFFFh</td>
<td>1 Meg x 16</td>
<td>16Mb</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>One-eighth of die</td>
<td>000000h–07FFFFFFh</td>
<td>512K x 16</td>
<td>8Mb</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>None of die</td>
<td>0</td>
<td>0 Meg x 16</td>
<td>0Mb</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>One-half of die</td>
<td>200000h–3FFFFFFh</td>
<td>2 Meg x 16</td>
<td>32Mb</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>One-quarter of die</td>
<td>300000h–3FFFFFFh</td>
<td>1 Meg x 16</td>
<td>16Mb</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>One-eighth of die</td>
<td>380000h–3FFFFFFh</td>
<td>512K x 16</td>
<td>8Mb</td>
</tr>
</tbody>
</table>
Device Identification Register

The DIDR provides information on the device manufacturer, the CellularRAM generation, and the specific device configuration. Table 9 describes the bit fields in the DIDR.

The DIDR is accessed with CRE HIGH and A[19:18] = 01b or through the register access software sequence with DQ = 0002h on the third cycle.

Table 9: Device Identification Register Mapping

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit Field</td>
<td>Row length</td>
<td>Device version</td>
<td>Device density</td>
<td>CellularRAM generation</td>
<td>Vendor ID</td>
</tr>
<tr>
<td>Bit setting</td>
<td>0b</td>
<td>Bit Setting</td>
<td>Version</td>
<td>010b</td>
<td>010b</td>
</tr>
<tr>
<td></td>
<td>0000b</td>
<td>1st</td>
<td>(etc.)</td>
<td>(etc.)</td>
<td>(etc.)</td>
</tr>
<tr>
<td></td>
<td>0001b</td>
<td>2nd</td>
<td>(etc.)</td>
<td>(etc.)</td>
<td>(etc.)</td>
</tr>
<tr>
<td></td>
<td>0010b</td>
<td>3rd</td>
<td>(etc.)</td>
<td>(etc.)</td>
<td>(etc.)</td>
</tr>
<tr>
<td>Meaning</td>
<td>128 words</td>
<td>64Mb</td>
<td>CellularRAM 1.5</td>
<td>Micron</td>
<td></td>
</tr>
</tbody>
</table>

Note: Vendors with 256-word row lengths for CellularRAM 1.5 devices will set DIDR[15] to 1b.
### Electrical Characteristics

#### Table 10: Absolute Maximum Ratings

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>Voltage to any ball except Vcc; VccQ supply relative to Vss</td>
<td>-0.5V to (4.0V or VccQ +0.3V, whichever is less)¹</td>
</tr>
<tr>
<td>Voltage on Vcc supply relative to Vss</td>
<td>-0.2V to +2.45V</td>
</tr>
<tr>
<td>Voltage on VccQ supply relative to Vss</td>
<td>-0.2V to +4.0V</td>
</tr>
<tr>
<td>Storage temperature (plastic)</td>
<td>-55°C to +150°C</td>
</tr>
<tr>
<td>Operating temperature (case)</td>
<td></td>
</tr>
<tr>
<td>Wireless</td>
<td>-30°C to +85°C</td>
</tr>
<tr>
<td>Industrial</td>
<td>-40°C to +85°C</td>
</tr>
<tr>
<td>Soldering temperature and time</td>
<td></td>
</tr>
<tr>
<td>10s (solder ball only)</td>
<td>+260°C</td>
</tr>
</tbody>
</table>

**Notes:**  
1. This exceeds the CellularRAM Workgroup 1.5 specification of -0.3V to VccQ +0.3V.

Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
Table 11: Electrical Characteristics

<table>
<thead>
<tr>
<th>Description</th>
<th>Conditions</th>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply voltage</td>
<td>Vcc</td>
<td></td>
<td>1.7</td>
<td>1.95</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>I/O supply voltage</td>
<td>VccQ</td>
<td></td>
<td>1.7</td>
<td>3.3</td>
<td>V</td>
<td>1</td>
</tr>
<tr>
<td>Input high voltage</td>
<td>Vih</td>
<td></td>
<td></td>
<td>VccQ - 0.4</td>
<td>V</td>
<td>2</td>
</tr>
<tr>
<td>Input low voltage</td>
<td>VIL</td>
<td>-0.2</td>
<td>0.4</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output high voltage</td>
<td>IOH = -0.2mA</td>
<td>Voh</td>
<td>0.8</td>
<td>VccQ</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>Output low voltage</td>
<td>IOL = +0.2mA</td>
<td>VOL</td>
<td>-</td>
<td>0.2</td>
<td>VccQ</td>
<td>V</td>
</tr>
<tr>
<td>Input leakage current</td>
<td>VIN = 0 to VccQ</td>
<td>Ili</td>
<td>-</td>
<td>1</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>Output leakage current</td>
<td>OE# = Vih or chip disabled</td>
<td>Ilo</td>
<td>-</td>
<td>1</td>
<td>µA</td>
<td></td>
</tr>
</tbody>
</table>

Notes: 1. VccQ (MAX) exceeds the CellularRAM Workgroup specification of 1.95V.
2. Input signals may overshoot to VccQ + 1.0V for periods less than 2ns during transitions.
3. Input signals may undershoot to Vss - 1.0V for periods less than 2ns during transitions.

Table 12: Operating Conditions

<table>
<thead>
<tr>
<th>Operating Current</th>
<th>Conditions</th>
<th>Symbol</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Asynchronous random READ/WRITE</td>
<td>VIN = VccQ or 0V</td>
<td>Icc1</td>
<td>-70</td>
<td>25</td>
<td>mA</td>
<td>1</td>
</tr>
<tr>
<td>Asynchronous page READ</td>
<td>chip enabled, Iout = 0</td>
<td>Icc1P</td>
<td>-70</td>
<td>15</td>
<td>mA</td>
<td>1, 2</td>
</tr>
<tr>
<td>Initial access, burst READ/WRITE</td>
<td></td>
<td>Icc2</td>
<td>133 MHz</td>
<td>45</td>
<td>mA</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>104 MHz</td>
<td>35</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>80 MHz</td>
<td>30</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Continuous burst READ</td>
<td></td>
<td>Icc3R</td>
<td>133 MHz</td>
<td>40</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>104 MHz</td>
<td>30</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>80 MHz</td>
<td>25</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Continuous burst WRITE</td>
<td></td>
<td>Icc3W</td>
<td>133 MHz</td>
<td>40</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>104 MHz</td>
<td>35</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>80 MHz</td>
<td>30</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Standby current</td>
<td>VIN = VccQ or 0V</td>
<td>Isb</td>
<td>Standard</td>
<td>50</td>
<td>140</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td>CE# = VccQ</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Low power (L)</td>
<td>120</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Notes: 1. This parameter is specified with the outputs disabled to avoid external loading effects. The user must add the current required to drive output capacitance expected in the actual system.
2. Micron devices are fully compatible with the CellularRAM Workgroup specification for IccP1: –70 MAX of 18mA.
3. Isb (MAX) values are measured with PAR set to full array and at +85°C. To achieve low standby current, all inputs must be driven either to VccQ or Vss. Isb might be slightly higher for up to 500ms after power-up or when entering standby mode.
4. Isb (TYP) is the average Isb at 25°C, and Vcc = VccQ = 1.8V. This parameter is verified during characterization and is not 100 percent tested.
Table 13: Partial-Array Refresh Specifications and Conditions

<table>
<thead>
<tr>
<th>Description</th>
<th>Conditions</th>
<th>Symbol</th>
<th>Array Partition</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Partial-array refresh standby current</td>
<td>( \text{VIN} = \text{VCCQ} ) or 0V, ( \text{CE#} = \text{VCCQ} )</td>
<td>IPAR</td>
<td>Full</td>
<td>140</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1/2</td>
<td>120</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1/4</td>
<td>110</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1/8</td>
<td>105</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td>95</td>
<td>µA</td>
</tr>
<tr>
<td>Low-power option (L)</td>
<td></td>
<td></td>
<td>Full</td>
<td>120</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1/2</td>
<td>105</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1/4</td>
<td>95</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1/8</td>
<td>90</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td>85</td>
<td>µA</td>
</tr>
</tbody>
</table>

Note: \( \text{IPAR (MAX)} \) values are measured at 85°C. \( \text{IPAR} \) might be slightly higher for up to 500ms after changes to the PAR array partition or when entering standby mode. To achieve low standby current, all inputs must be driven either to \( \text{VCCQ} \) or \( \text{VSS} \).

Figure 25: Typical Refresh Current vs. Temperature (\( \text{ITCR} \))

![Graph showing typical refresh current vs. temperature](image)

Table 14: Deep Power-Down Specifications

<table>
<thead>
<tr>
<th>Description</th>
<th>Conditions</th>
<th>Symbol</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Deep power-down</td>
<td>( \text{VIN} = \text{VCCQ} ) or 0V; ( \text{VCC}, \text{VCCQ} = 1.95V; +85°C )</td>
<td>IZZ</td>
<td>3</td>
<td>10</td>
<td>µA</td>
</tr>
</tbody>
</table>

Note: \( \text{IZZ (TYP)} \) value applies across all operating temperatures and voltages.
### Table 15: Capacitance

<table>
<thead>
<tr>
<th>Description</th>
<th>Conditions</th>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input capacitance</td>
<td>TC = +25°C; f = 1 MHz; VIN = 0V</td>
<td>CIN</td>
<td>2.0</td>
<td>6</td>
<td>pF</td>
<td>1</td>
</tr>
<tr>
<td>Input/output capacitance (DQ)</td>
<td></td>
<td>CIO</td>
<td>3.5</td>
<td>6</td>
<td>pF</td>
<td>1</td>
</tr>
</tbody>
</table>

Notes: 1. These parameters are verified in device characterization and are not 100 percent tested.

### Figure 26: AC Input/Output Reference Waveform

- **Input**: VCCQ/VSSQ
- **Test points**: VCCQ/2
- **Output**: VCCQ/2

Notes: 1. AC test inputs are driven at VCCQ for a logic 1 and VSSQ for a logic 0. Input rise and fall times (10 percent to 90 percent) < 1.6ns.
2. Input timing begins at VCCQ/2.
3. Output timing ends at VCCQ/2.

### Figure 27: AC Output Load Circuit

- **Test point**: VCCQ/2

Note: All tests are performed with the outputs configured for a default setting of half drive strength (BCR[5:4] = 01b).
## Timing Requirements

### Table 16: Asynchronous READ Cycle Timing Requirements

All tests are performed with outputs configured for default setting of one-half drive strength (BCR[5:4] = 01b).

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>70ns</th>
<th>Unit</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Address access time</td>
<td>t_{AA}</td>
<td>70</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>ADV# access time</td>
<td>t_{AADV}</td>
<td>70</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Page access time</td>
<td>t_{APA}</td>
<td>20</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Address hold from ADV#HIGH</td>
<td>t_{AVH}</td>
<td>2</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Address setup to ADV#HIGH</td>
<td>t_{AVS}</td>
<td>5</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>LB#UB# access time</td>
<td>t_{BA}</td>
<td>70</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>LB#UB# disable to DQ High-Z output</td>
<td>t_{BHZ}</td>
<td>8</td>
<td>ns</td>
<td>1</td>
</tr>
<tr>
<td>LB#UB# enable to Low-Z output</td>
<td>t_{BLZ}</td>
<td>10</td>
<td>ns</td>
<td>2</td>
</tr>
<tr>
<td>Maximum CE# pulse width</td>
<td>t_{CEM}</td>
<td>4</td>
<td>µs</td>
<td>3</td>
</tr>
<tr>
<td>CE#LOW to WAIT valid</td>
<td>t_{CEW}</td>
<td>7.5</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Chip select access time</td>
<td>t_{CO}</td>
<td>70</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>CE#LOW to ADV#HIGH</td>
<td>t_{CVS}</td>
<td>7</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Chip disable to DQ and WAIT High-Z output</td>
<td>t_{HZ}</td>
<td>8</td>
<td>ns</td>
<td>1</td>
</tr>
<tr>
<td>Chip enable to Low-Z output</td>
<td>t_{LZ}</td>
<td>10</td>
<td>ns</td>
<td>2</td>
</tr>
<tr>
<td>Output enable to valid output</td>
<td>t_{OE}</td>
<td>20</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Output hold from address change</td>
<td>t_{OH}</td>
<td>5</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Output disable to DQ High-Z output</td>
<td>t_{OHZ}</td>
<td>8</td>
<td>ns</td>
<td>1</td>
</tr>
<tr>
<td>Output enable to Low-Z output</td>
<td>t_{OLZ}</td>
<td>3</td>
<td>ns</td>
<td>2</td>
</tr>
<tr>
<td>PAGE cycle time</td>
<td>t_{PC}</td>
<td>20</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>READ cycle time</td>
<td>t_{RC}</td>
<td>70</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>ADV# pulse width LOW</td>
<td>t_{VP}</td>
<td>5</td>
<td>ns</td>
<td></td>
</tr>
</tbody>
</table>

**Notes:**

1. Low-Z to High-Z timings are tested with the circuit shown in Figure 27 on page 37. The High-Z timings measure a 100mV transition either from VOH or VOL toward VCCQ/2.
2. High-Z to Low-Z timings are tested with the circuit shown in Figure 27 on page 37. The Low-Z timings measure a 100mV transition away from the High-Z (VCCQ/2) level either toward VOH or VOL.
3. Page mode enabled only.
Table 17: Burst READ Cycle Timing Requirements

All tests are performed with outputs configured for default setting of one-half drive strength (BCR[5:4] = 01b)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>-7013  (133 MHz)</th>
<th>-701  (104 MHz)</th>
<th>-708  (80 MHz)</th>
<th>Unit</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Address access time (fixed latency)</td>
<td>tAA</td>
<td>Min: 70 Max: 70</td>
<td>Min: 70 Max: 70</td>
<td>Min: 70 Max: 70</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>ADV# access time (fixed latency)</td>
<td>tAADV</td>
<td>Min: 70 Max: 70</td>
<td>Min: 70 Max: 70</td>
<td>Min: 70 Max: 70</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Burst to READ access time (variable latency)</td>
<td>tABA</td>
<td>Min: 35.5 Max: 35.9</td>
<td>Min: 35.9 Max: 46.5</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLK to output delay</td>
<td>tCLK</td>
<td>Min: 5.5 Max: 7</td>
<td>Min: 7 Max: 9</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Address hold from ADV# HIGH (fixed latency)</td>
<td>tAVH</td>
<td>Min: 2 Max: 2</td>
<td>Min: 2 Max: 2</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Burst OE# LOW to output delay</td>
<td>tBOE</td>
<td>Min: 20 Max: 20</td>
<td>Min: 20 Max: 20</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CE# HIGH between subsequent burst or mixed-mode operations</td>
<td>tCBPH</td>
<td>Min: 5 Max: 5</td>
<td>Min: 6 Max: 6</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum CE# pulse width</td>
<td>tCEM</td>
<td>Min: 4 Max: 4</td>
<td>Min: 4 Max: 4</td>
<td>µs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CE# LOW to WAIT valid</td>
<td>tCEW</td>
<td>Min: 1 Max: 7.5</td>
<td>Min: 1 Max: 7.5</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLK period</td>
<td>tCLK</td>
<td>Min: 7.5 Max: 9.62</td>
<td>Min: 12.5 Max: 12.5</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Chip select access time (fixed latency)</td>
<td>tCO</td>
<td>Min: 70 Max: 70</td>
<td>Min: 70 Max: 70</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CE# setup time to active CLK edge</td>
<td>tCSP</td>
<td>Min: 2.5 Max: 3</td>
<td>Min: 4 Max: 4</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Hold time from active CLK edge</td>
<td>tHD</td>
<td>Min: 1.5 Max: 2</td>
<td>Min: 2 Max: 2</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Chip disable to DQ and WAIT High-Z output</td>
<td>tHZ</td>
<td>Min: 7 Max: 7</td>
<td>Min: 7 Max: 7</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLK rise or fall time</td>
<td>tKHTL</td>
<td>Min: 1.2 Max: 1.6</td>
<td>Min: 1.8 Max: 1.8</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLK to WAIT valid</td>
<td>tKHTL</td>
<td>Min: 5.5 Max: 7</td>
<td>Min: 7 Max: 9</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output hold from CLK</td>
<td>tKOH</td>
<td>Min: 2 Max: 2</td>
<td>Min: 2 Max: 2</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLK HIGH or LOW time</td>
<td>tKP</td>
<td>Min: 3 Max: 4</td>
<td>Min: 4 Max: 4</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output disable to DQ High-Z output</td>
<td>tOHZ</td>
<td>Min: 7 Max: 7</td>
<td>Min: 7 Max: 7</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output enable to Low-Z output</td>
<td>tOLZ</td>
<td>Min: 3 Max: 3</td>
<td>Min: 3 Max: 3</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Setup time to active CLK edge</td>
<td>tSP</td>
<td>Min: 2 Max: 3</td>
<td>Min: 3 Max: 3</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Notes:
1. Values are valid for tCLK (MIN) with no refresh collision: LC = 4 for -7013; LC = 3 for -701 and -708.
2. A refresh opportunity must be provided every tCEM. A refresh opportunity is satisfied by either of the following two conditions: a) clocked CE#HIGH or b) CE#HIGH for longer than 15 ns.
3. Low-Z to High-Z timings are tested with the circuit shown in Figure 27 on page 37. The High-Z timings measure a 100mV transition either from VoH or VoL toward VccQ/2.
4. High-Z to Low-Z timings are tested with the circuit shown in Figure 27 on page 37. The Low-Z timings measure a 100mV transition away from the High-Z (VccQ/2) level either toward VoH or VoL.
### Table 18: Asynchronous WRITE Cycle Timing Requirements

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>70ns</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Address and ADV#LOW setup time</td>
<td>tAS</td>
<td>0 – ns</td>
<td></td>
</tr>
<tr>
<td>Address hold from ADV#going HIGH</td>
<td>tAVH</td>
<td>2 – ns</td>
<td></td>
</tr>
<tr>
<td>Address setup to ADV#going HIGH</td>
<td>tAVS</td>
<td>5 – ns</td>
<td></td>
</tr>
<tr>
<td>Address valid to end of WRITE</td>
<td>tAW</td>
<td>70 – ns</td>
<td></td>
</tr>
<tr>
<td>LB#/UB#select to end of WRITE</td>
<td>tBW</td>
<td>70 – ns</td>
<td></td>
</tr>
<tr>
<td>CE#LOW to WAIT valid</td>
<td>tCEW</td>
<td>1 – 7.5 ns</td>
<td></td>
</tr>
<tr>
<td>CE#HIGH between subsequent asynchronous operations</td>
<td>tCH</td>
<td>5 – ns</td>
<td></td>
</tr>
<tr>
<td>CE#LOW to ADV#HIGH</td>
<td>tCVS</td>
<td>7 – ns</td>
<td></td>
</tr>
<tr>
<td>Chip enable to end of WRITE</td>
<td>tCW</td>
<td>70 – ns</td>
<td></td>
</tr>
<tr>
<td>Data hold from WRITE time</td>
<td>tDH</td>
<td>0 – ns</td>
<td></td>
</tr>
<tr>
<td>Data WRITE setup time</td>
<td>tDW</td>
<td>20 – ns</td>
<td></td>
</tr>
<tr>
<td>Chip disable to WAIT High-Z output</td>
<td>tHZ</td>
<td>– 8 ns</td>
<td>1</td>
</tr>
<tr>
<td>Chip enable to Low-Z output</td>
<td>tLZ</td>
<td>10 – ns</td>
<td>2</td>
</tr>
<tr>
<td>End WRITE to Low-Z output</td>
<td>tOW</td>
<td>5 – ns</td>
<td>2</td>
</tr>
<tr>
<td>ADV#pulse width</td>
<td>tVP</td>
<td>5 – ns</td>
<td></td>
</tr>
<tr>
<td>ADV#setup to end of WRITE</td>
<td>tVS</td>
<td>70 – ns</td>
<td></td>
</tr>
<tr>
<td>WRITE cycle time</td>
<td>tWC</td>
<td>70 – ns</td>
<td></td>
</tr>
<tr>
<td>WRITE to DQ High-Z output</td>
<td>tWHZ</td>
<td>– 8 ns</td>
<td>1</td>
</tr>
<tr>
<td>WRITE pulse width</td>
<td>tWP</td>
<td>45 – ns</td>
<td>3</td>
</tr>
<tr>
<td>WRITE pulse width HIGH</td>
<td>tWPH</td>
<td>10 – ns</td>
<td></td>
</tr>
<tr>
<td>WRITE recovery time</td>
<td>tWR</td>
<td>0 – ns</td>
<td></td>
</tr>
</tbody>
</table>

**Notes:**
1. Low-Z to High-Z timings are tested with the circuit shown in Figure 27 on page 37. The High-Z timings measure a 100mV transition either from VOH or VOL toward VCCQ/2.
2. High-Z to Low-Z timings are tested with the circuit shown in Figure 27 on page 37. The Low-Z timings measure a 100mV transition away from the High-Z (VCCQ/2) level either toward VOH or VOL.
3. WE#LOW time must be limited to tCEM (4µs).
### Table 19: Burst WRITE Cycle Timing Requirements

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>-7013 (133 Mhz)</th>
<th>-701 (104 MHz)</th>
<th>-708 (80 MHz)</th>
<th>Unit</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Address and ADV#LOW setup time</td>
<td>tAS</td>
<td>0 – 0 – 0 – ns</td>
<td>2 – 2 – 2 – ns</td>
<td>0 – 0 – 0 – ns</td>
<td>ns</td>
<td>1</td>
</tr>
<tr>
<td>Address hold from ADV#HIGH (fixed latency)</td>
<td>tAVH</td>
<td>2 – 2 – 2 – ns</td>
<td>2 – 2 – 2 – ns</td>
<td>2 – 2 – 2 – ns</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>CE#HIGH between subsequent burst or mixed-mode operations</td>
<td>tCBPH</td>
<td>5 – 5 – 5 – ns</td>
<td>6 – 6 – 6 – ns</td>
<td>6 – 6 – 6 – ns</td>
<td>ns</td>
<td>2</td>
</tr>
<tr>
<td>Maximum CE# pulse width</td>
<td>tCEM</td>
<td>– 4 – 4 – 4 µs</td>
<td>– 4 – 4 – 4 µs</td>
<td>– 4 – 4 – 4 µs</td>
<td>µs</td>
<td>2</td>
</tr>
<tr>
<td>CE#LOW to WAIT valid</td>
<td>tCEW</td>
<td>1 – 7.5 – 7.5 ns</td>
<td>1 – 7.5 – 7.5 ns</td>
<td>1 – 7.5 – 7.5 ns</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Clock period</td>
<td>tCLK</td>
<td>7.5 – 9.62 – 12.5 ns</td>
<td>7.5 – 9.62 – 12.5 ns</td>
<td>7.5 – 9.62 – 12.5 ns</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>CE#setup to CLK active edge</td>
<td>tCSP</td>
<td>2.5 – 3 – 4 – ns</td>
<td>2.5 – 3 – 4 – ns</td>
<td>2.5 – 3 – 4 – ns</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Hold time from active CLK edge</td>
<td>tHD</td>
<td>1.5 – 2 – 2 – ns</td>
<td>1.5 – 2 – 2 – ns</td>
<td>1.5 – 2 – 2 – ns</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Chip disable to WAIT High-Z output</td>
<td>tHZ</td>
<td>– 7 – 8 – 8 ns</td>
<td>– 7 – 8 – 8 ns</td>
<td>– 7 – 8 – 8 ns</td>
<td>ns</td>
<td>3</td>
</tr>
<tr>
<td>CLK rise or fall time</td>
<td>tKHKL</td>
<td>– 1.2 – 1.6 – 1.8 ns</td>
<td>– 1.2 – 1.6 – 1.8 ns</td>
<td>– 1.2 – 1.6 – 1.8 ns</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>CLK to WAIT valid</td>
<td>tKHTL</td>
<td>– 5.5 – 7 – 9 ns</td>
<td>– 5.5 – 7 – 9 ns</td>
<td>– 5.5 – 7 – 9 ns</td>
<td>ns</td>
<td>3</td>
</tr>
<tr>
<td>CLK HIGH or LOW time</td>
<td>tKP</td>
<td>3 – 3 – 4 – ns</td>
<td>3 – 3 – 4 – ns</td>
<td>3 – 3 – 4 – ns</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Setup time to active CLK edge</td>
<td>tSP</td>
<td>2 – 3 – 3 – ns</td>
<td>2 – 3 – 3 – ns</td>
<td>2 – 3 – 3 – ns</td>
<td>ns</td>
<td></td>
</tr>
</tbody>
</table>

Notes:
1. tAS is required if tCSP > 20ns.
2. A refresh opportunity must be provided every tCEM. A refresh opportunity is satisfied by either of the following two conditions: a) clocked CE#HIGH or b) CE#HIGH for longer than 15ns.
3. Low-Z to High-Z timings are tested with the circuit shown in Figure 27 on page 37. The High-Z timings measure a 100mV transition either from VOH or VOL toward VCCQ/2.
Timing Diagrams

Figure 28: Initialization Period

![Timing Diagram of Initialization Period]

Figure 29: DPD Entry and Exit Timing

![Timing Diagram of DPD Entry and Exit]

Table 20: Initialization Timing Parameters

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>70ns Min</th>
<th>70ns Max</th>
<th>Unit</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Time from DPD entry to DPD exit</td>
<td>tDPD</td>
<td>10</td>
<td>-</td>
<td>µs</td>
<td>1</td>
</tr>
<tr>
<td>CE# LOW time to exit DPD</td>
<td>tDPDX</td>
<td>10</td>
<td>-</td>
<td>µs</td>
<td></td>
</tr>
<tr>
<td>Initialization period</td>
<td>tPU</td>
<td>-</td>
<td>150</td>
<td>µs</td>
<td></td>
</tr>
</tbody>
</table>

Notes: 1. The CellularRAM Workgroup 1.5 specification for tDPD is a minimum of 150µs.
Figure 30: Asynchronous READ
Figure 31:  Asynchronous READ Using ADV#
Figure 32: Page Mode READ

- A[3:0] Valid address
- ADV# Valid address
- CE# Valid address
- LB#/UB# Valid address
- OE# Valid address
- WE# Valid address
- DQ[15:0] Valid output
- WAIT Valid output
- tRC
- tAA
- tPC
- tBA
- tHZ
- tCEM
- tCO
- tLZ
- tOE
- tCEW
- tOLZ
- tBLZ
- tAPA
- tOHZ
- tBHZ
- tOH
- tVH
- High-Z
- Don't Care
- Undefined
Figure 33: Single-Access Burst READ Operation - Variable Latency

Note: Nondefault BCR settings: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.
Figure 34: 4-Word Burst READ Operation - Variable Latency

Note: Nondefault BCR settings: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.
Figure 35: Single-Access Burst READ Operation - Fixed Latency

Note: Nondefault BCR settings: fixed latency; latency code 4 (5 clocks); WAIT active LOW; WAIT asserted during delay.
Figure 36: 4-Word Burst READ Operation - Fixed Latency

Note: Nondefault BCR settings: fixed latency; latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.
Figure 37: READ Burst Suspend

Notes:
1. Nondefault BCR settings for READ burst suspend: fixed or variable latency; latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.
2. CLK can be stopped LOW or HIGH but must be static, with no LOW-to-HIGH transitions during burst suspend.
3. OE# can stay LOW during burst suspend. If OE# is LOW, DQ[15:0] will continue to output valid data.
Figure 38: Burst READ at End-of-Row (Wrap Off)

Notes:
1. Nondefault BCR settings for burst READ at end of row: fixed or variable latency; WAIT active LOW; WAIT asserted during delay.
2. For burst READs, CE# must go HIGH before the third CLK after the WAIT period begins (before the third CLK after WAIT asserts with BCR[8] = 0 or before the fourth CLK after WAIT asserts with BCR[8] = 1). Micron devices are fully compatible with the CellularRAM Workgroup specification that requires CE# to go HIGH 1 cycle sooner than shown here.
Figure 39: CE#-Controlled Asynchronous WRITE

- **Address (A[21:0])**
  - Valid address
  - \( t_{AW} \)

- **ADV#**
  - \( t_{AS} \)

- **CE#**
  - \( t_{CW} \)
  - \( t_{CPH} \)

- **LB#/UB#**
  - \( t_{BW} \)

- **OE#**
  - \( t_{WPH} \)
  - \( t_{WP} \)

- **WE#**
  - \( t_{WHZ} \)
  - \( t_{DW} \)
  - \( t_{DH} \)

- **DQ[15:0] IN**
  - \( V_{IH} \) to \( V_{IL} \)
  - High-Z
  - \( t_{LZ} \)
  - \( t_{WPH} \)
  - Valid input

- **DQ[15:0] OUT**
  - \( V_{OH} \) to \( V_{OL} \)
  - High-Z
  - \( t_{CEW} \)

- **WAIT**
  - \( V_{OH} \) to \( V_{OL} \)
  - High-Z
  - \( t_{HZ} \)
  - Don’t Care
Figure 40: LB#/UB#-Controlled Asynchronous WRITE

Timing Diagrams

Valid address

Valid input

Don't Care
Figure 41: WE#-Controlled Asynchronous WRITE

- A[21:0]
- ADV#
- CE#
- LB#UB#
- OE#
- WE#
- DQ[15:0] IN
- DQ[15:0] OUT
- WAIT

Timing Diagrams:
- tWC
- tAW
- tWR
- tCW
- tBW
- tWP
- tWHZ
- tCEW
- tOW
- tAS
- tWPH
- tDH
- tDPH
- tOW
- VIL
- VIH
- VOH
- VOL

Valid address
Valid input
High-Z
Don’t Care
Figure 42: WE#-Controlled Asynchronous WRITE Using ADV#
Figure 43: Burst WRITE Operation - Variable Latency Mode

Notes:
1. Nondefault BCR settings for burst WRITE operation in variable latency mode: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay; burst length 4; burst wrap enabled.
2. WAIT asserts for LC cycles for both fixed and variable latency. LC = latency code (BCR[13:11]).
3. †AS required if †CSP > 20ns.
Figure 44: Burst WRITE Operation - Fixed Latency Mode

Notes:
1. Nondefault BCR settings for burst WRITE operation in fixed latency mode: fixed latency; latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay; burst length 4; burst wrap enabled.
2. WAIT asserts for LC cycles for both fixed and variable latency. LC = latency code (BCR[13:11]).
3. tAS required if tCSP > 20ns.
Figure 45: Burst WRITE at End of Row (Wrap Off)

Notes:
1. Nondefault BCR settings for burst WRITE at end of row: fixed or variable latency; WAIT active LOW; WAIT asserted during delay.
2. For burst WRITEs, CE# must go HIGH before the third CLK after the WAIT period begins (before the third CLK after WAIT asserts with BCR[8] = 0 or before the fourth CLK after WAIT asserts with BCR[8] = 1). Micron devices are fully compatible with the CellularRAM Workgroup specification that requires CE# to go HIGH 1 cycle sooner than shown here.
3. Devices from different CellularRAM vendors can assert WAIT so that the end-of-row data is input 1 cycle before the WAIT period begins (as shown, solid line) or the same cycle that asserts WAIT. This difference in behavior will not be noticed by controllers that monitor WAIT or that use WAIT to abort on an end-of-row condition.
4. Micron devices are fully compatible with the CellularRAM Workgroup specification that requires CE# to go HIGH 1 cycle sooner than shown here.
Figure 46: Burst WRITE Followed by Burst READ

Notes:
1. Nondefault BCR settings for burst WRITE followed by burst READ: fixed or variable latency; latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.
2. A refresh opportunity must be provided every \( t_{CEM} \). A refresh opportunity is satisfied by either of the following two conditions: a) clocked CE# HIGH, or b) CE# HIGH for longer than 15ns. CE# can stay LOW between burst READ and burst WRITE operations, but CE# must not remain LOW longer than \( t_{CEM} \). See burst interrupt diagrams (Figures 47 through 49 on pages 60 through 62) for cases where CE# stays LOW between bursts.
Figure 47: Burst READ Interrupted by Burst READ or WRITE

Notes:
1. Nondefault BCR settings for burst READ interrupted by burst READ or WRITE: fixed or variable latency; latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay. All bursts shown for variable latency; no refresh collision.
2. Burst interrupt shown on first allowable clock (such as after the first data received by the controller).
Figure 48: Burst WRITE Interrupted by Burst WRITE or READ - Variable Latency Mode

Notes:

1. Nondefault BCR settings for burst WRITE interrupted by burst WRITE or READ in variable latency mode: fixed or variable latency; latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay. All bursts shown for variable latency; no refresh collision.
2. Burst interrupt shown on first allowable clock (such as after first data word written).
3. CE# can stay LOW between burst operations, but CE# must not remain LOW longer than tCEM.
Figure 49: Burst WRITE Interrupted by Burst WRITE or READ - Fixed Latency Mode

Notes:
1. Nondefault BCR settings for burst WRITE interrupted by burst WRITE or READ in fixed latency mode: fixed latency; latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.
2. Burst interrupt shown on first allowable clock (such as after first data word written).
3. CE# can stay LOW between burst operations, but CE# must not remain LOW longer than tCEM.
Figure 50: Asynchronous WRITE Followed by Burst READ

Notes:
1. Nondefault BCR settings for asynchronous WRITE followed by burst READ: fixed or variable latency; latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.
2. When transitioning between asynchronous and variable-latency burst operations, CE# must go HIGH. CE# can stay LOW when transitioning to fixed-latency burst READs. A refresh opportunity must be provided every \(^{t_{CEM}}\). A refresh opportunity is satisfied by either of the following two conditions: a) clocked CE# HIGH or b) CE# HIGH for longer than 15ns.
Figure 51:  Asynchronous WRITE (ADV# LOW) Followed by Burst READ

Notes:
1. Nondefault BCR settings for asynchronous WRITE, with ADV# LOW, followed by burst READ: fixed or variable latency; latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.

2. When transitioning between asynchronous and variable-latency burst operations, CE# must go HIGH. CE# can stay LOW when transitioning to fixed-latency burst READs. A refresh opportunity must be provided every tCEM. A refresh opportunity is satisfied by either of the following two conditions: a) clocked CE#HIGH or b) CE#HIGH for longer than 15ns.
Figure 52: Burst READ Followed by Asynchronous WRITE (WE#-Controlled)

Notes:
1. Nondefault BCR settings for burst READ followed by asynchronous WE#-controlled WRITE: fixed or variable latency; latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.
2. When transitioning between asynchronous and variable-latency burst operations, CE# must go HIGH. CE# can stay LOW when transitioning from fixed-latency burst READs. A refresh opportunity must be provided every $t_{CEM}$. A refresh opportunity is satisfied by either of the following two conditions: a) clocked CE#HIGH or b) CE#HIGH for longer than 15ns.
Figure 53: Burst READ Followed by Asynchronous WRITE Using ADV#

Notes:
1. Nondefault BCR settings for burst READ followed by asynchronous WRITE using ADV#: fixed or variable latency; latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.
2. When transitioning between asynchronous and variable-latency burst operations, CE# must go HIGH. CE# can stay LOW when transitioning from fixed-latency burst READs. A refresh opportunity must be provided every tCEM. A refresh opportunity is satisfied by either of the following two conditions: a) clocked CE# HIGH or b) CE# HIGH for longer than 15ns.
Figure 54: Asynchronous WRITE Followed by Asynchronous READ - ADV# LOW

Notes: 1. When configured for synchronous mode (BCR[15] = 0), CE# must remain HIGH for at least 5ns (tCPH) to schedule the appropriate refresh interval. Otherwise, tCPH is only required after CE#-controlled WRITEs.
Figure 55: Asynchronous WRITE Followed by Asynchronous READ

Notes: 1. When configured for synchronous mode (BCR[15] = 0), CE# must remain HIGH for at least 5ns (tCPH) to schedule the appropriate refresh interval. Otherwise, tCPH is only required after CE#-controlled WRITEs.
Package Information

Figure 56: 54-Ball VFBGA

Notes:
1. All dimensions are in millimeters; MAX/MIN or typical (TYP) where noted.
2. Package width and length do not include mold protrusion; allowable mold protrusion is 0.25mm per side.
3. The MT45W4MW16BCGB uses “green” packaging.